rtuonline.com rtuonline.com Roll No. |Total No. of Pages : 3 7E4240 # B. Tech. VII Semester (Main/Back) Examination - 2013 7CS4 Computer Aided Design for VLSI Time: 3 Hours Maximum Marks: 80 Min. Passing Marks: 24 ### Instructions to Candidates: Attempt any five questions, selecting one question from each unit. All questions carry equal marks. (Schematic diagrams must be shown wherever necessary. Any data you feel missing suitably be assumed and stated clearly. Units of auantities used/calculated must be stated clearly.) #### Unit - I - (8)Describe Computer-Aided synthesis and optimization. 1. a) - What is cell based design style? Explain in terms of library binding (8) b) #### OR - What is Moore's law, locate the present status on it, predict its validity in near 2. a) (8)future. - What are the circuit models? Discuss the classification of models on the basis b) (8) of levels and views. #### Unit - II - - What is binary decision diagram? Explain ROBDD algorithm with an example 3. a) (8) - (8)What are distinctive features of HDL b) Contd.... (1)7E4240 /2013 rtuonline.com rtuonline.com rtuonline.com (8) (4) rtuonline.com 5. 6. 7. 8. # OR - How do you differentiate between structural and behavioural HDL? Explain 4. a) with example. (8) - Write a technical note on (8)b) - i) Sequencing graph - ii) Hierarchical graph. #### Unit - III - What is ill-posed constraint graph? Give one example in which ill-posed a) sequencing graph can be converted in to well-posed graph. (8) - Give the ASAP and ALAP algorithm and explain with an example. b) OR # Write technical note on the following - Force directed scheduling a) - (4)Multiprocessor scheduling b) - (4)Heuristic scheduling c) - Scheduling constraints and resources. (4) d) ## Unit - IV - Explain the testability properties on two-level logic cover-positional cube a) (8) notation. - Explain the exact logic minimization and principle for logic operation. (8) b) #### OR - Explain the functions with multi volume inputs and list oriented manipulation.(8) a) - (8) What are combinational circuits and sequential circuits b) - (2)7E4240 9. 10. rtuonline.com (8) (8) (8) 7E4240 # Unit - V - What is placement? What are the different levels of placement. Explain in b) - detail. (8) - OR - Explain floorplanning and stimulated annealing in detail. a) - rtuonline.com - Explain left-edge algorithm in detail. b) Explain clock routing and power routing. - - (3) - rtuonline.com - rtuonline.com